< Back to previous page

Publication

ESD characterization of planar InGaAs devices

Book Contribution - Book Chapter Conference Contribution

© 2015 IEEE. We present a comprehensive study of ESD reliability (TLP) on planar nMOSFETs with In0.53Ga0.47As as the channel material. Two types of traps are found during ESD stress. They are formed through independent mechanisms: transient Ef-lowering induced pre-existing e-traps discharging in the gate stack and hot hole induced e-traps generation through impact ionization in the InP buffer. These two types of traps explain the observed walk-out of off-state channel leakage current as well as the two-stage current conduction phenomena in the TLP measurement. The generated e-traps are permanent and can introduce detrimental conduction current harmful to the device performance. By properly selecting the buffer material, these defects can be removed.
Book: IEEE International Reliability Physics Symposium - IRPS
Pages: 3
ISBN:9781467373623
Publication year:2015