< Back to previous page

Publication

FPGA-based Testing Strategy for Cryptographic Chips: A Case Study on Elliptic Curve Processor for RFID Tags

Book Contribution - Book Chapter Conference Contribution

Testing of cryptographic chips or components has one extra dimension: physical security. The chip designers should improve the design if it leaks too much information through side-channels, such as timing, power consumption, electric-magnetic radiation, and so on. This requires an evaluation of the security level of the chip under different side-channel attacks before it is manufactured. This paper presents an FPGA-based testing strategy for cryptographic chips. Using a block-based architecture, a testing bus and a shadow FPGA, we are able to check information leakage of each block. We describe this strategy with an Elliptic Curve Cryptosystem (ECC) for RFID tags. © 2009 IEEE.
Book: 15th IEEE International On-Line Testing Symposium (IOLTS 2009)
Pages: 189 - 191
ISBN:978-1-4244-4596-7
Publication year:2009
BOF-keylabel:yes
IOF-keylabel:yes
Authors from:Higher Education