< Back to previous page

Publication

“A 10 bit 1.6GS/s 27mW Current-Steering D/A Converter with 550MHz 54-dB SFDR Bandwidth in 130nm CMOS

Journal Contribution - Journal Article

This paper presents a 10-bit 5-5 segmented current- steering digital-to-analog converter implemented in a standard 130-nm CMOS technology. It achieves full-Nyquist performance up to 1 GS/s and maintains 54-dB SFDR over a 550-MHz output bandwidth up to 1.6 GS/s. The power consumption for a near-Nyquist output signal sampled at 1.6 GS/s equals 27 mW. To enable the presented performance a design strategy is proposed that introduces a switch-driver power consumption aware analysis of the switched current cell. The analysis of the major distortion mechanisms in the switched current cell allows the derivation of a design strategy for maximum linearity. This strategy is extended to include the power consumption of the switch drivers in function of the switched current cell design. To minimize the digital power consumption, low-power implementations of the thermometer decoder and switch driver circuits are introduced.
Journal: IEEE Transactions on Circuits and Systems
ISSN: 0098-4094
Issue: 11
Volume: 57
Pages: 2870 - 2879
Publication year:2010
BOF-keylabel:yes
IOF-keylabel:yes
BOF-publication weight:1
CSS-citation score:2
Authors from:Higher Education