< Back to previous page

Publication

A 7.6 mW 1.75 GS/s 5 bit Flash A/D Converter in 90 nm Digital CMOS

Book Contribution - Book Chapter Conference Contribution

A 5 bit 1.75 GS/s flash ADC is realized in 90 nm CMOS. It uses a comparator array with built-in imbalance and offset calibration to lower power consumption. The SNDR is 30.9 dB at low frequencies and gradually degrades to 28.2 dB at 2 GHz. The ADC occupies 280 um by 110 um and draws only 7.6 mA from a 1 V supply yielding an energy efficiency of 0.15 pJ/conversion step.
Book: 2008 Symposium on VLSI Circuits Digest of Technical Papers
Pages: 14-15
Number of pages: 2
ISBN:978-1-4244-1804-6
Publication year:2008
Keywords:ADC, high speed
  • ORCID: /0000-0002-2260-8960/work/69297717
  • Scopus Id: 51949083693