< Terug naar vorige pagina

Publicatie

A complementary dynamic residue amplifier for a 67 dB SNDR 1.36 mW 170 MS/s pipelined SAR ADC

Boekbijdrage - Boekhoofdstuk Conferentiebijdrage

Korte inhoud:A complementary dynamic single-stage residue amplifier for a pipelined SAR ADC is presented. It re-uses charge typically wasted during the reset phase, and hence improves efficiency by a factor 2× in this block that often dominates the fundamental noise/power trade-off of the ADC. The residue amplifier achieves 90 µVrms input noise for an energy consumption of 1.5 pJ. It is used in a 2-times interleaved 6b coarse/8b fine pipelined SAR ADC. The 40nm CMOS prototype achieves 11 ENOB at 20 MS/s while consuming 165 µW, leading to an energy per conversion step of 4 fJ. It maintains more than 10.8 ENOB at low input frequencies for a clock frequency up to 180 MS/s.
Boek: ESSCIRC 2014 - 40th European Solid State Circuits Conference
Series: Proceedings of European Solid State Circuits Conference (ESSCIRC)
Pagina's: 215-218
ISBN:978-1-4799-5694-4
Jaar van publicatie:2014
Trefwoorden:CMOS 40nm Common mode detector Pipelined SAR ADC S
  • Scopus Id: 84909983201
  • WoS Id: 000349461900048
Toegankelijkheid:Closed